make an impact today

Why EdgeQ...?

We have assembled a formidable team of distinguished engineers, domain experts, and top graduates from the world’s most selective universities to unlock what has traditionally been a proprietary, expensive and complex solution. EdgeQ is funded by world-renowned investors and advised by notable industry luminaries.


Open Positions

Don't see the job you are looking for?

Send us your resume and we will get in touch with you when a suitable position opens.


EdgeQ Inc, a leading, well-funded semiconductor startup in the 5G+AI space, is seeking a Principal RFIC Engineer/Director who will oversee a team of engineers, manage department budgets, design engineering strategies and verify compliance with engineering best practices.

This is a full-time, permanent position.

Job Description

As the Principal RFIC Engineer the successful applicant will lead the design and development of 5G/6G 3GPP RFIC ASIC(s) from concept through high-volume production. The Principal RFIC engineer will work with system engineering and product management teams to architect ASIC solutions for 5G/6G 3GPP UE and infrastructure products and develop RFIC circuit level requirements from high-level system architecture and 3GPP standards.

The Principal RFIC Engineer is responsible for the overall RFIC architecture and implementation a well as the development and/or procurement of RFIC IP cores – quadrature converter, PLL/VCO, LNA, baseband filter, etc. The Principal RFIC Engineer will manage the budget, engineering resources and negotiate design contracts.

Required Qualifications
  • MSEE (or related field) with focus on RF circuit design.
  • >10yrs related experience in RFIC design.
  • Experience managing/leading RFIC design teams.
  • Knowledge of 3GPP RF and L1 standards and experience translating 3GPP system requirements to RFIC requirements / circuits.
  • RF system & circuit design tools – e.g. Advanced Design System (ADS), Matlab, Verilog – A / AMS.
  • RF system & circuit modeling with non-idealities (phase/thermal noise, intermodulation, EVM, RF coupling, etc.).
  • Working with remote teams – internal and external vendor/customers.
  • Experience with end-to-end design flow & product release – system requirements, design implementation & tape out, test and high-volume manufacturing (DFM).
  • Familiarity with one or more relevant RF technology nodes (e.g. RF CMOS, SiGe, SoI).
  • Strong background in ZIF transmit & receive, mixed signal design and RFIC subsystems (LNA, VGA, PLL/VCO, mixer, etc.).
  • RF physical layout for EMI/EMC.
  • Hands on experience with RF test equipment – spectrum analyzer, network analyzer, etc.
Preferred Qualifications
  • RFIC chip lead role experience.
  • Knowledge of 3GPP higher layers (L2/L3, core, etc.).
  • PhD EE (or related field) with focus on RF circuit design.
  • Knowledge / experience with digital predistortion (DPD), envelope & average power tracking transmit linearization.
  • Knowledge / experience with direct RF sampling converters (RF ADC & DAC).
  • Knowledge / experience with digital baseband interfaces (e.g. JESD204B/C/D).
  • Knowledge / experience with chiplet design and interfaces (e.g. UCIE).
  • C/C++/System-C

Rate of pay:

  • California: $180+k
  • Ohio: $150+k

About EdgeQ

Recently awarded multiple coveted Global Mobile (GLOMO) Awards at Mobile World Congress Barcelona 2023, EdgeQ is a leading innovator creating the industry’s first 5G Base-Station-on-aChip. Led by seasoned executives from Qualcomm, Intel, and Broadcom who have delivered industry-transforming technologies (4G/5G, WiFi, Wimax, Artificial Intelligence, Cloud Servers) for the last few decades, EdgeQ is inventing a new paradigm in 5G wireless infrastructure. Our vision is to reconstitute wireless infrastructure into a fluid, cloud-based form that would extend robust internet access and communications to remote and dense areas, as well as to the next trillion of interconnected devices. EdgeQ is a mid-stage startup backed by world-renown investors, as well as luminary advisors Paul Jacobs, Matt Grob, and Ajit Pai.

EdgeQ Inc, a leading, well-funded semiconductor startup in the 5G+AI space, is seeking an independent and creative Marketing Manager who will be responsible for all in/outbound content creation of executive presentations, customer presentations, investor pitches, analyst relations, and press announcements. As a storyteller, content strategist and creative maven, you will contribute to the asset development and hands-on creation of EdgeQ’s marketing assets.

The Marketing Manager will occupy a critical role in the creation and roll out of all public-facing brand assets (website, video, collaterals, social media, slides ….). Extended responsibilities include managing EdgeQ’s marketing plans, PR firm, along with other corporate initiatives. You will be working closely with senior leadership executives, customers, and partners.

This is a full-time, permanent position.

Role Summary and Responsibilities

Primary Responsibilities:
  • Responsible for the design and creation of all outbound content (ie. Powerpoint presentations, website properties, marketing collaterals, etc.) for executive presentations, customer presentations, investor pitches, events, analyst relations, and press announcements.
  • Development and creation of all creative assets (iconography, infographics, video, animation, photography, graphic design, etc.) that power EdgeQ’s web properties, social media, presentations, collaterals, digital signage, etc…
  • Must have strong Powerpoint familiarity and design background
  • Create the visuals, structure, content, and flow of EdgeQ website. Evolve the design on a quarterly basis.
  • Mastery of working with industry design tools (e.g., Figma, Illustrator, Photoshop, Powerpoint, Canva ….).
  • Responsible for all creatives of EdgeQ marketing and brand.
Extended Responsibilities:
  • Assist in the managing and execution of EdgeQ’s PR strategy. Provide day-to-day support activities to PR agencies
  • Lead the strategy and implementation for creative marketing activities such as social media channels (LinkedIn, Twitter, etc.), our video series (YouTube), website presence, corporate events, and other corporate programs and activities
  • Run and manage all EdgeQ corporate and partner events
  • Write and edit press releases, contributed articles, speaking abstracts, and other materials, as needed.
  • Author, create, and produce the content for EdgeQ explainer videos
  • Assist with upcoming product launches and announcements, as needed

Job Requirements

  • Minimum of Bachelor’s degree or equivalent experience, with ~5 years of experience
  • You love to create marketing content, such as presentations, websites, social media, blogs, white papers, product briefs, etc.
  • Excellent interpersonal, verbal, and written communication skills; strong editing skills and attention to details
  • Strong PowerPoint and writing skills
  • You are a self-starter, team-player with a bias for action and sense of urgency; able to thrive in a fast-paced, matrixed environment
  • Creativity is a must

About EdgeQ

Recently awarded multiple coveted Global Mobile (GLOMO) Awards at Mobile World Congress Barcelona 2023, EdgeQ is a leading innovator creating the industry’s first 5G Base-Station-on-aChip. Led by seasoned executives from Qualcomm, Intel, and Broadcom who have delivered industry-transforming technologies (4G/5G, WiFi, Wimax, Artificial Intelligence, Cloud Servers) for the last few decades, EdgeQ is inventing a new paradigm in 5G wireless infrastructure. Our vision is to reconstitute wireless infrastructure into a fluid, cloud-based form that would extend robust internet access and communications to remote and dense areas, as well as to the next trillion of interconnected devices. EdgeQ is a mid-stage startup backed by world-renown investors, as well as luminary advisors Paul Jacobs, Matt Grob, and Ajit Pai.

At EdgeQ, our vision is a hyper-connected world achieved through implementing 5G in a format that is accessible, consumable, and intuitive. As a leading innovator, EdgeQ is the creator of the industry’s first 5G Base-Station-on-a-Chip. Led by seasoned executives who have delivered industry-transforming technologies (4G/5G, WiFi, Wimax, Artificial Intelligence, Cloud Servers) for the last few decades, EdgeQ is inventing a new paradigm within the wireless infrastructure industry.

As an engineer of the Platform Software team, you will help build a dynamic platform for the next generation 5G SoC at EdgeQ. You will be in a fast paced environment and challenged creatively as you interact with internal and external customers. Must be able to own, implement and optimize data plane stacks.

Role Summary and Responsibilities

  • Identifying bottlenecks in networking and communication protocols
  • Developed DPDK PMD and DPDK fast path
  • Putting together DPDK on an ARMv8 embedded system
  • Troubleshooting and optimizing data path
  • Architect the next generation 5G base station on a chip’s data path

    Job Requirements

    • Strong programming experience in c/c++
    • In-depth knowledge in packet forward path in layer 2 and layer 3
    • Hands on experience with DPDK fastpath
    • 5G RAN architecture knowledge preferred but not required
    • Have good knowledge and experience working in Linux environment
    • 10 years experience with DPDK preferred

    Accessibility

    EdgeQ is an Equal Employment Opportunity (EEO) employer and welcomes qualified applicants from around the world, regardless of their ethnicity, gender, religion, nationality, age, disability, or other legally protected status.

    Role Summary and Responsibilities

    • Strong programming experience in c/c++
    • Linux system, kernel, device driver programming experience
    • Experience with VM on ARM cpus preferred

      Job Requirements

      • Good understanding and hands-on experience in Linux kernel memory subsystem
      • Experience of development multi-core, multi-threaded application for Linux system
      • Good understanding of l2/l3 networking protocol
      • Linux socket programming experience
      • Hands on experience on Marvell SoC

      Accessibility

      EdgeQ is an Equal Employment Opportunity (EEO) employer and welcomes qualified applicants from around the world, regardless of their ethnicity, gender, religion, nationality, age, disability, or other legally protected status.

      Role Summary and Responsibilities

      Your role will include digital radio design activities such as:
      • Strong programming experience in c/c++
      • Linux system, kernel, device driver programming experience
      • Experience with VM on ARM cpus preferred

        Job Requirements

        • Good understanding and hands-on experience in Linux kernel memory subsystem
        • Experience of development multi-core, multi-threaded application for Linux system
        • Good understanding of l2/l3 networking protocol
        • Linux socket programming experience
        • Hands on experience on Marvell SoC

        Accessibility

        EdgeQ is an Equal Employment Opportunity (EEO) employer and welcomes qualified applicants from around the world, regardless of their ethnicity, gender, religion, nationality, age, disability, or other legally protected status.

        Role Summary and Responsibilities

        Your role will include digital radio design activities such as:
        • Design and develop high quality functional software
        • Develop high level design, low-level design specification
        • Design SW system to handle critical timing/synchronization to meet real-time needs of a 4G/5G Radio
        • Design and develop SW component tests and Radio product tests
        • Closely work with radio designers and design HW-SW interfaces
        • Close cooperation with CPU, FPGA and RF circuits vendors
        • Functional troubleshooting at product level both in the lab and field
        • Perform effective SW configuration management and SW release managment
        • Support field performance activities and radio conformance tests

          Job Requirements

          • In-depth knowledge of radio development for mobile networks, especially on 3GPP LTE and NR
          • 2-3 years Experience in 4G LTE and LTE Advanced RAN product development is a must >
          • Excellent experience in L2 layer.
          • Candidate should have the ability to extract relevant information from 3GPP specs for the work at hand.
          • Should be having excellent C coding skills.
          • Should be able to devise Unit Test and Integration Test cases for the feature at hand.
          • Any prior experience on 5G Layer2 will be a plus.
          • Shall be great team player
          • Excellent understanding of SW development and Architecture principles
          • Excellent inter-personal skills
          • Excellent verbal and written communication skills
          • Ability to quickly grasp and adapt to new technologies and concepts.
          • B.Tech Degree in Electronics & Communication, Telecom System Engineering or Computer Science. MS/M.Tech Degree highly desirable
          • At least 2+ years’ experience in mobile telecommunication industry preferably in RAN product development

          Accessibility

          EdgeQ is an Equal Employment Opportunity (EEO) employer and welcomes qualified applicants from around the world, regardless of their ethnicity, gender, religion, nationality, age, disability, or other legally protected status.

          Role Summary and Responsibilities

          Your role will include digital radio design activities such as:
          • Design and develop high quality functional software
          • Develop high level design, low-level design specification
          • Design SW system to handle critical timing/synchronization to meet real-time needs of a 4G/5G Radio
          • Design and develop SW component tests and Radio product tests
          • Closely work with radio designers and design HW-SW interfaces
          • Close cooperation with CPU, FPGA and RF circuits vendors
          • Functional troubleshooting at product level both in the lab and field
          • Perform effective SW configuration management and SW release managment
          • Support field performance activities and radio conformance tests

            Job Requirements

            • In-depth knowledge of radio development for mobile networks, especially on 3GPP LTE and NR
            • 2+ years Experience in 4G LTE and LTE Advanced RAN product development
            • Excellent experience in LTE L3 layers especially in Radio Resource Management and eNodeBApp
            • Experience in 5G NR in L3 layers – Radio Resource Management, RRC and gNodeBApp – is a plus
            • Should be excellent in C coding
            • Should be able to interpret 3GPP specifications

            Accessibility

            EdgeQ is an Equal Employment Opportunity (EEO) employer and welcomes qualified applicants from around the world, regardless of their ethnicity, gender, religion, nationality, age, disability, or other legally protected status.

            Job Requirements [Sub-system DV]:

            • Strong hands-on experience in C based HW (IP sub-system) verification
            • Required to have familiarity and environment development experience which is UVM based (Sequences, Scoreboard)
            • Must have strong knowledge on Bus protocols (AXI/AHB/APB)
            • Experience with signal processing DV background is a plus
            • Nice to have Network on Chip/ Interconnect debugging experience
            • Functional Coverage
            • Coverage analysis and closure

              Job Requirements [SoC DV]:

              • Hands-on SoC verification environment development and integration expertise
              • Strong understanding and development experience with C based verification flows, and tests, which involves multiple processor cores
              • Must have strong knowledge on Bus protocols (AXI/AHB/APB)
              • Should be proficient in Verilog/ System – Verilog
              • Candidates with experience integrating Verification IPs (VIPs) for protocols such as DDR, PCIe, Ethernet, USB will be preferred
              • ARM / RISC V Architecture knowledge
              • Gate Level Simulation flow bring up and experience (GLS)
              • Knowledge of UPF would be an advantage

              Accessibility

              EdgeQ is an Equal Employment Opportunity (EEO) employer and welcomes qualified applicants from around the world, regardless of their ethnicity, gender, religion, nationality, age, disability, or other legally protected status.

              Job Requirements [Lead Design Engineer]:

              • 12+ years of relevant experience
              • Ability to architect a sub-system or a group of sub-systems
              • Strong background in digital design/verification/timing concepts in order to analyze trade-offs between feature set, area, performance, power, software complexity, schedule, and resourcing
              • Hands-on experience in:
              • Modem design (Lower/ Upper Phy/ MAC), or
              • Integrating Processor sub-systems and Coherent Mesh Networks, or
              • Integrating High Speed Interfaces (DDR, PCIe, CXL, Ethernet, eCPRI, JESD, USB etc)
              • Prior background in SoC or Chipset architecture is a strong plus
              • Strong digital design background
              • uArchitecture, RTL development strength – control path and datapath RTL development
              • Experience with RTL integration – ability to stitch together multiple blocks into sub-system
              • Experience in defining testplans, feature coverage, and driving verification closure
              • Must have thorough knowledge of Lint and CDC concepts
              • Must have strong understanding of design constraints and timing closure concepts
              • Exposure to wireless radio technologies (Eg: 5G/4G) and design experience of signal processing blocks is a plus
              • Must have working knowledge of CHI/AXI/AHB/APB protocols
              • Exposure to Network on Chip Interconnects is a plus
              • Experience with logic synthesis, Logic Equivalence Checks, DFT is a plus
              • Should be capable of leading a dynamic team of engineers, drive project goals with quality, schedule milestones, and have milestones adherence

                Job Requirements [Design Engineer]:

                • 5+ years of relevant experience
                • Strong digital design background
                • uArchitecture, RTL development strength – control path and datapath RTL development
                • Experience with RTL integration – ability to stitch together multiple blocks into sub-system
                • Must have thorough knowledge of Lint and CDC concepts
                • Experience in defining testplans, feature coverage, and code coverage analysis
                • Strong understanding of design constraints, and timing closure concepts
                • Must have working knowledge of AXI/AHB/APB protocols
                • Experience with ARM processors/CMN/PCIe/CCIX/CXL/Ethernet/USB/eCPRI/JESD protocols is a plus
                • Exposure to Network on Chip Interconnects is a plus

                Accessibility

                EdgeQ is an Equal Employment Opportunity (EEO) employer and welcomes qualified applicants from around the world, regardless of their ethnicity, gender, religion, nationality, age, disability, or other legally protected status.

                Role Summary and Responsibilities

                • Expected to work on Block/sub-system level PD
                • PD activities including floorplanning, abstract view generation, PNR, STA, EM, IR DROP, DRCs, & schematic to layout verification
                • Work in collaboration with design team to address design challenges
                • Continous search for improvement in RTL2GDS flow to improve PPA
                • Troubleshoot a wide variety of issues, including but not limited to difficult design issues and applied proactive intervention
                • Responsible for all aspects of physical design and implementation of complex 5G/AI SOC

                  Role Summary and Responsibilities [STA Lead Role]:

                  • Expected to work on Subsystem Level STA and support Fullchip STA
                  • Own and Drive complete subsystem Timing Closure and Signoff
                  • Support on Fullchip Timing Closure
                  • Support and develop on existing Timing Closure and Signoff Methodology
                  • Work with Front end team and create Block level and Subsystem level Constraints

                  Job Requirements:

                  • BE/BTECH/MTECH with strong experiencein Physical Design
                  • Strong understanding in the RTL2GDSII flow or design implementation in leading process technologies.
                  • Good understanding of the RTL2GDSII concepts related to synthesis, place & route, CTS, timing convergence, layout closure
                  • Expertise on high frequency design methodologies
                  • Good knowledge and experience in Block-level and Sub-system Floor-planning and Physical verification
                  • Experience with tools like Innovus/ICC2, Tempus/Primetime/etc used in the RTL2GDSII implementation
                  • Strong knowledge and experience in standard place and route flows (Innovus/Cadence flows preferred)
                  • Well versed with timing constraints, STA, and timing closure
                  • Good automation skills in PERL, TCL, tool specific scripting on one of the industry leading Place & Route tools
                  • Ability to multi-task and flexibility to work in a start-up environment
                  • Good communication skills and strong motivation, Strong analytical & Problem solving skills. Proficiency using Perl, Tcl, Make scripting is preferred

                  Job Requirements [STA Lead Role]:

                  • BE/BTECH/MTECH with strong experiencein Physical Design
                  • Strong understanding in the RTL2GDSII flow or design implementation in leading process technologies.
                  • Hands-on experience on SOC & Block Level timing signoff with 4+ tape outs.
                  • Strong knowledge on constraints development and validation.
                  • Strong understanding of margins/derates.
                  • Good Experience in Multimode Multi corner signoff closure.
                  • Strong Knowledge on IO Budgeting for blocks and creating Top-level and Block-level Clock Tree Targets.
                  • Should be able to create both clock and data timing ECOs. Manual and tool based flows.
                  • Experience on Cadence tools (Tempus/TSO) will be an added advantage.
                  • Strong TCL Scripting skills are required.

                  Accessibility

                  EdgeQ is an Equal Employment Opportunity (EEO) employer and welcomes qualified applicants from around the world, regardless of their ethnicity, gender, religion, nationality, age, disability, or other legally protected status.

                  Role Summary and Responsibilities

                  • Design and develop high quality functional firmware
                  • Translate product requirements to FW functional requirements
                  • Write detailed FW architecture specification covering functional, performance and KPI aspects
                  • Write detailed FW architecture specification covering functional, performance and KPI aspects
                  • Develop high level design, low-level design specification
                  • Design FW system to handle critical timing/synchronization to meet real-time needs of wireless protocols
                  • Closely work with HW architects and system engineers to design HW-SW functional split and interfaces
                  • Active part in Customer solution design
                  • Functional troubleshooting at product level both in the lab and field
                  • Perform effective SW/FW configuration management and release management
                  • Support field performance activities and radio conformance tests

                    Job Requirements

                    • Strong knowledge of any of the wireless technologies (4G, 5G, WLAN technologies (802.11a/b/g/n/ac/ax))
                    • Strong background in Wireless communication and signal processing
                    • Deep understanding of embedded software engineering principles, and core computer science fundamentals
                    • RTOS, C and C++, compilers, build and source code control tools;
                    • Very strong coding & debugging skills in C is must
                    • Proficiency debugging embedded software systems
                    • Education & experience:B.Tech Degree in Electronics & Communication, Telecom System Engineering or Computer Science. MS/M.Tech Degree highly desirable
                    • 2-12 years’ experience Wireless PHY, PHY control Firmware design and development

                    Accessibility

                    EdgeQ is an Equal Employment Opportunity (EEO) employer and welcomes qualified applicants from around the world, regardless of their ethnicity, gender, religion, nationality, age, disability, or other legally protected status.

                    EdgeQ is a leading innovator creating the industry’s first 5G Base-Station-on-a-Chip. We have assembled a formidable team of distinguished engineers, domain experts, and top graduates from the world’s most selective universities to unlock what has traditionally been a proprietary, expensive and complex solution. It takes great innovative minds to unlock the potential of 5G into transformative products. This is where you come in to be one of the key drivers of this transformation.

                    Role Summary and Responsibilities

                    • You will be part of the software team delivering high-performance software for a novel reference platform on an aggressive timeline.
                    • You will be part of a team delivering a custom high-performance PHY and RF modules on an aggressive timeline.
                    • You will be part of a team that handles design and development of complex low-level SW and FW to enable the development of air interface solutions with focus on L1, Phy and RF functions based on customer driven requirements.
                    • Responsibilities include developing signal processing features and algorithms using cutting edge SoC, DSP, Baseband, RF transceiver and WTR engine technologies.
                    • You will be contributing to the latest ideas and developments in wireless communication enabling IoT, Vehicular communication(V2X), Augmented Reality, Automated Factories of the future. Are you ready to take the plunge?

                      Job Requirements

                      • Strong background in Wireless communication and signal processing
                      • Very strong coding & debugging skills in C is must
                      • Knowledge of any of the wireless technologies (4G, 5G, WLAN technologies (802.11a/b/g/n/ac/ax)) is a plus.
                      • Deep understanding of embedded software engineering principles, and core computer science fundamentals
                      • Knowledge of RTOS, compilers, build and source code control tools will be a plus
                      • Education & experience:B.Tech Degree in Electronics & Communication, Telecom System Engineering or Computer Science. MS/M.Tech Degree highly desirable

                      Accessibility

                      EdgeQ is an Equal Employment Opportunity (EEO) employer and welcomes qualified applicants from around the world, regardless of their ethnicity, gender, religion, nationality, age, disability, or other legally protected status.

                      Role Summary and Responsibilities

                      • Define management software solution for different RAN deployments.
                      • High level & detailed design of different FCAPS modules.
                      • Develop code along with other engineers.
                      • Is responsible for the delivery of modules that are owned.
                      • Lead and guide other junior engineers.

                        Job Requirements

                        • 8-10 years’ experience in software development and design.
                        • Expert in C/C++ programming.
                        • Good communication skills.
                        • Experience in network management concepts and protocols (TCP/IP, CLI, NETCONF/YANG, XML).
                        • Experience in Object Oriented programming.
                        • Experience in FCAPS module. (Performance Management, Fault Management, Configuration Management).
                        • Understanding of 3GPP specifications.
                        • Understanding of ORAN M-plane specifications.

                        Accessibility

                        EdgeQ is an Equal Employment Opportunity (EEO) employer and welcomes qualified applicants from around the world, regardless of their ethnicity, gender, religion, nationality, age, disability, or other legally protected status.

                        Role Summary and Responsibilities

                        • Develop code given a high level design document.
                        • Responsible for the code delivery.
                        • Fix issues during QA/Deployment.

                          Job Requirements

                          • 4-6 years’ experience in software development and design.
                          • Experience in C/C++ programming.
                          • Good communication skills.
                          • Experience in network management concepts and protocols (TCP/IP, CLI, NETCONF/YANG, XML).
                          • Experience in Object Oriented programming.
                          • Experience in any of the FCAPS modules. (Performance Management, Fault Management, Configuration Management).
                          • Understanding of 3GPP specifications.
                          • Understanding of ORAN M-plane specifications.

                          Accessibility

                          EdgeQ is an Equal Employment Opportunity (EEO) employer and welcomes qualified applicants from around the world, regardless of their ethnicity, gender, religion, nationality, age, disability, or other legally protected status.

                          Role Summary and Responsibilities

                          • Design and develop firmware/driver—protocol/mac of 802.11—for WIFI SOC system
                          • Work with Hardware team to verify hardware features and debug hardware issues

                            Job Requirements

                            • Bachelor’s degree or above in CS/EE, 2+ years embedded system software development experience
                            • Excellent communication and coordination capability
                            • Outstanding ability of C/C++ language
                            • Experience of embedded software development
                            • Good knowledge of OS and system architecture
                            • Good experience of Linux Driver development
                            • Good experience with WiFi (802.11b/g/a/n/ac) protocol
                            • Good experience with developing OpenWrt based Linux Kernel and support applications
                            • Experience of CPU architectures such as ARM is a strong plus
                            • Ability to understand hardware design is strong plus

                            Accessibility

                            EdgeQ is an Equal Employment Opportunity (EEO) employer and welcomes qualified applicants from around the world, regardless of their ethnicity, gender, religion, nationality, age, disability, or other legally protected status.

                            EdgeQ is a leading innovator creating the industry’s first 5G Base-Station-on-a-Chip. We have assembled a formidable team of distinguished engineers, domain experts, and top graduates from the world’s most selective universities to unlock what has traditionally been a proprietary, expensive and complex solution. It takes great innovative minds to unlock the potential of 5G into transformative products. This is where you come in to be one of the key drivers of this transformation.

                            Role Summary and Responsibilities

                            • You now have an opportunity of joining the team which drove the 4G LTE based wireless revolution and is now best positioned to expand into new areas such as 5G NR, 6G WLAN, IoT, Vehicular communication(V2X).
                            • ou can work in areas as diverse as high level architecture studies, modem algorithm design, System Engineering and development, Smart Schedulers, Ultra Reliable Low Latency applications, power efficient design, verification and commercialization.
                            • Get in on the ground floor of these new emerging technologies and help shape the future.

                              Job Requirements

                              • Very strong coding & debugging skills in C/C++ is must.
                              • Strong OS and Networking concepts.
                              • Knowledge of any of the wireless technologies (4G, 5G, WLAN technologies (802.11a/b/g/n/ac/ax)) will be a big plus
                              • Deep understanding of embedded software engineering principles, and core computer science fundamentals

                              Accessibility

                              EdgeQ is an Equal Employment Opportunity (EEO) employer and welcomes qualified applicants from around the world, regardless of their ethnicity, gender, religion, nationality, age, disability, or other legally protected status.

                              EdgeQ is a leading innovator creating the industry’s first 5G Base-Station-on-a-Chip. We have assembled a formidable team of distinguished engineers, domain experts, and top graduates from the world’s most selective universities to unlock what has traditionally been a proprietary, expensive and complex solution. It takes great innovative minds to unlock the potential of 5G into transformative products. This is where you come in to be one of the key drivers of this transformation.

                              Role Summary and Responsibilities

                              • You will be an ASIC Engineer developing world-class 5G solutions.
                              • You could work in the front end SoC team with architects, designers and verification engineers and will be responsible for the design and verification of Modem IPs and SoC.
                              • You could work in the Physical Design Team on advanced Technology Nodes learning and owning PNR implementation (Floorplanning, Placement, CTS, post route, Timing Closure, IR Drop etc).
                              • You could be in the hardware Systems team working on next Gen 5G Platform Architecture, Board Design or PDN.

                                Job Requirements

                                • Must be B.E/B.Tech or M.E/M.Tech or PhD in E&C or E&E domains with 0-2 years of experience. Strong digital logic design skills using FSMs, Boolean logic, arithmetic logic.
                                • Strong basics in microelectronics, transistors, CMOS technologies
                                • The successful candidate must possess passion and drive to learn on the job and should have excellent problem-solving skills. Knowledge of Wireless Communication and Digital Communication Systems is plus.

                                Accessibility

                                EdgeQ is an Equal Employment Opportunity (EEO) employer and welcomes qualified applicants from around the world, regardless of their ethnicity, gender, religion, nationality, age, disability, or other legally protected status.

                                At EdgeQ, our vision is a hyper-connected world achieved through implementing 5G in a format that is accessible, consumable, and intuitive. As a leading innovator, EdgeQ is the creator of the industry’s first 5G Base-Station-on-a-Chip. Led by seasoned executives who have delivered industry-transforming technologies (4G/5G, WiFi, Wimax, Artificial Intelligence, Cloud Servers) for the last few decades, EdgeQ is inventing a new paradigm within the wireless infrastructure industry.

                                As an engineer of the Platform Software team, you will help build a dynamic platform for the next generation 5G SoC at EdgeQ. You will be in a fast paced environment and challenged creatively as you interact with internal and external customers. Must be able to own, implement and optimize Linux kernel device drivers, RTOS firmware and Linux application stacks.

                                Role Responsibilities

                                • Develop and design Linux kernel device drivers
                                • Optimize driver and kernel using common Linux tools
                                • Troubleshoot kernel OS and device driver bugs
                                • Architect next generation 5G platform software
                                • Interface with internal and external customers to resolve critical issues

                                  Requirements

                                  • Have the professional knowledge/experience on C & assembly language
                                  • Linux environment development experience
                                  • Understanding of SPI, I2C, UART, PCIe, Ethernet device drivers
                                  • Knowledge of Linux networking stack

                                  Accessibility

                                  EdgeQ is an Equal Employment Opportunity (EEO) employer and welcomes qualified applicants from around the world, regardless of their ethnicity, gender, religion, nationality, age, disability, or other legally protected status.